# 1. Pipeline concept.

MIPS ARCHITECTURE The accompanying outline demonstrates the fundamental architecture of a MIPS-based framework. Basic MIPS Architecture Microprocessor without Interlocked Pipeline Stages (MIPS) is a RISC (Reduced Instruction Set Computing) architecture. Pipelined MIPS has five stages which are IF, ID, EX, MEM and WB. Pipelining means several operations in single data path at the same instant. Pipelining is used to enhance the capabilities of the RISC processor which is the reason for its utilization in this type of computer architecture. A multicycle CPU comprises of countless tasks. So if one task occurs, rather than waiting for the process to finish, at the same time another task is initiated in the same data path simultaneously without interfering with the previous task. The processes is thus divided into different pipelined stages. Following every clock a new operation is instigated in the pipeline stage to which the process is being fed to. The triggering is done without causing any interruptions to the past process. This makes simultaneous utilization of all stages in the data path possible. This thusly can increment the throughput of MIPS. 5-Stage Pipelined MIPS



MIPS processor has been executed utilizing five pipeline stages, which are Instruction Fetch (IF), Instruction Decode (ID), Execution (EX), Memory access (MEM) and Write Back (WB). The isolation of these stages is achieved by special registers known as pipeline registers. The aim of these registers is to isolate the stages of the instructions so that there is no inadmissible information because of various directions being executed all the while. They are named in the middle of each of these: IF/ID Register, EX/MEM Register and MEM/WB Register. The data path demonstrated in Fig. 0. is that of the MIPS pipelined processor.

### 1.1 Instruction Fetch (IF).

The command relayed to the Program Counter (PC) to fetch the instruction from the cache memory is what instigates the primary pipelining operation of the IF stage. The storage of PC and Instruction for the successive clock cycle is done in the IF/ID pipelined register as RAM (Random Access Memory) Fig. 1. IF Stage representation IF stage for the most part relies on upon PC's represent value. On the basis of the PC value the processor gets the instructions from the cache and followed by which the Program Counter value is incremented by 1. Thus, the IF/ID register receives this information followed by which the information is relayed to the decoder unit. The Instruction Fetch (IF) stage operation has been represented in Fig. 1.



Fig1 .Instruction Fetch.

# 1.2 Instruction Decoder (ID)

ID Stage representation The Opcode is relayed to the decoder unit at the instant when the instruction is obtained from the IF stage. Instruction Decoder ID stage directs the controlling command to the various units of the MIPS processor

examining the Opcode of the instructions. Thus the procurement of data from the MIPS registers is carried out by the Read register. The Branch unit is likewise incorporated into Instruction Decoder (ID) stage. The Input data of ID stage is received from IF stage as shown in Fig. 1. This decoding stage includes four different instructions: Register (R) type, Immediate (I)type, Jump (J) type and Input/Output (I/O) type instructions. Depending upon these instructions the function will be performed utilizing above mentioned formats. Fig. 2. indicates Instruction Decode (ID) stage operation.



Fig2 Instruction Decoder

#### 1.3 Execute (EX).

Execution Stage (EX) representation Following the Instruction Decoder(ID), the instructions are sent to execute stage(EXE or EX). Execute (EX) stage performs Arithmetic and Logical Unit (ALU) processes. Execution of operations is the fundamental aspect of Execute (EX) stage, for instance arithmetic operations such as addition and difference and OR & AND. In particular, EX/MEM pipelined register receives the result upon the execution of specific instructions (i.e. FP ALU). Execute stage representation is shown in.

## 1.4 Memory Access & Input/Output (MEM).

Memory Access representation The storing and loading of values along with inputting and outputting data from the processor is the primary function of the memory access (MEM) stage. The outcome will be dispatched to the WB stage in a scenario where the instruction is neither memory nor IO instruction. After the result is figured the primary function is to store the data values in the destination register. The Memory Access (MEM) stage operation is demonstrated in Figure 4.



fig4 Memory Access.

1.5 Write Back (WB) Fig. 13. Write Back representation As per Fig. 5., the Write-Back (WB) operation is the final stage of the RISC based MIPS architecture which composes the result, store information and input data from and to the register. Writing the data that has been fetched from the MIPS register to the target register is the main aim of this stage.



Fig5 Write Back

## 1.6 The forwarding unit

The forwarding unit takes a total of six input values, and produces two output values: Fig 6: The Forwarding Unit Interface The purpose of the forwarding unit is to guarantee that the instruction entering the EX stage of the pipeline receives the correct values for its register operands.



## 1.6 The hazard detection unit

The hazard detection unit's inputs are as follows. — IF/ID.RegisterRs and IF/ID.RegisterRt, the source registers for the current instruction. — ID/EX.MemRead and ID/EX.RegisterRt, to determine if the previous instruction is LW and, if so, which register it will write to. □ By inspecting these values, the detection unit generates three outputs. — Two new control signals PCWrite and IF/ID Write, which determine whether the pipeline stalls or continues. — A mux select for a new multiplexer, which forces control signals for the current EX and future MEM/WB stages to 0 in case of a stall.

# 1.7 Simulation Result

The Resulting output waves of 5-staged pipelined MIPS RISC processor is shown below:

```
"000000001001110101010111", -- add $5,$2,$7

"000000010100110001010111", -- add $1,$5,$3

"000101000001100000000000", -- lw $6,4($0)

"001010000010100000000000", -- beq $0,$1,0x1

"001000010100100000000000", -- sw $6,0($2)

"000101001000100000000000", -- lw $2,0($2)

"0000001000000001010111", -- add $9,$0,$8

"00000010000100011000010111", -- add $1,$4,$6--
```



#### 2-branch

```
"000000001001110101010111", -- add $5,$2,$7

"000000010100110001010111", -- add $1,$5,$3

"0001010000011000000000000", -- lw $6,4($0)

"001010000010010000000000", -- beq $0,$1,0x1

"001000010010001000000000", -- lw $2,0($2)

"0001010010000001010111", -- add $9,$0,$8

"0000001000100011000110111", -- add $1,$4,$6--
```



```
"00000000100110101010111", -- add $5,$2,$7

"000000010100110001010111", -- add $1,$5,$3

"000101000001100000000000", -- lw $6,4($0)

"001010000010010000000000", -- beq $0,$1,0x1

"001000010100100000000000", -- lw $2,0($2)

"00010100100000001010111", -- add $9,$0,$8

"00000010000100011000110111", -- add $1,$4,$6--
```

|                     |        |                  |                | Ť      | 3,997.450 ns |          |       |
|---------------------|--------|------------------|----------------|--------|--------------|----------|-------|
| Name                | Value  | 2,500 ns         | 3,000 ns   3,5 | 500 ns | 4,000 ns     | 4,500 ns | 5,000 |
| la cik              | 0      |                  |                |        |              |          |       |
| la dr               | 0      |                  |                |        |              |          |       |
| data[23:0]          | 288401 | 280-01           | 288401         | 1      | 01           | 1857     | 5     |
| dout[23:0]          | 000007 | 000000           | 000001         |        |              | 0005     |       |
| branch_stall_signal | 1      |                  |                |        |              |          |       |
| mem_read_id_ex      | 0      |                  |                |        |              |          |       |
| ignal_flush_mux     | 0      |                  |                |        |              |          |       |
| m pc_flush          | 1      |                  |                |        |              |          |       |
| if_id_flush         | 0      |                  |                |        |              |          |       |
| rs[23:0]            | 000007 |                  | 0001           |        | 00           | 0003     |       |
| rt[23:0]            | 000001 |                  | 000001         |        |              |          |       |
| zero_flag           | 1      |                  |                |        |              |          |       |
|                     |        |                  |                |        |              |          |       |
|                     |        |                  |                |        |              |          |       |
|                     |        |                  |                |        |              |          |       |
|                     |        |                  |                |        |              |          |       |
|                     |        |                  |                |        |              |          |       |
|                     |        | X1: 3,997.450 ns |                |        |              |          |       |

|                                                                                                             | Value                           |           |                 |        | 5,000.000 ns | 5,000.000 ns |          |              |  |
|-------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|-----------------|--------|--------------|--------------|----------|--------------|--|
| Name                                                                                                        |                                 | [4,00     | 00 ns   4,      | 500 ns | 5,000 ns     | 5,500 ns     | 6,000 ns | 6,500 ns     |  |
| linetk linetr data[23:0] dout[23:0] linetranch_stall_signal linetranch_stall_signal linetranch_stall_signal | 1<br>0<br>209800<br>00000e<br>0 | 28)C      | 01185<br>00000  | _      | 209          | 600<br>006   | 020      | 0257<br>0007 |  |
| le pc_flush le if_id_flush le if_id_flush le fl23:01                                                        | 1<br>1<br>000000c               | 00)(      | 00000<br>000001 | 3      | 000          | 005          | 000007   | 0003         |  |
| ≥ zero_flag  → Presum[23:0]                                                                                 | 000003                          | Ħ         | 000002          |        | . 000        | 003          | - 00     | 000c         |  |
|                                                                                                             |                                 | X1: 5,000 | .000 ns         |        |              |              |          |              |  |



Fig1.code and wave form of instruction 1 (add \$5,\$2,\$7).



Fig2. assembly code and .wave form of instruction 1,2 (lw \$3,4(\$5)) ----- (or \$3,\$5,\$3).



Fig4.data memory content of instruction 4 (sw. \$6,0(\$2)).

```
-- VHDL Code for the IM (Instruction Memory) of the MIPS Processor --
       library IEEE:
       use IEEE.STD_LOGIC_1164.ALL;
 3
       USE IEEE.STD_LOGIC_UNSIGNED.ALL;
     E entity instructionmemory is
     PORT (address: in STD_LOGIC_VECTOR(23 DOWNTO 0);
                 data: out STD_LOGIC_VECTOR(23 DOWNTO 0)); -- output that will carry the inst
10
      end instructionmemory;
11
    Farchitecture Behavioral of instructionmemory is
12
13
       ----//signals//---
       TYPE rom IS ARRAY (0 TO 31) OF STD LOGIC VECTOR (23 DOWNTO 0);
14
15
      CONSTANT imem:
16
    ☐ rom:=rom'(
       "000000000100111010101010111", -- add $5,$2,$7
E8
19
       "0001010101001100000000100",-- 1w $3,4($5)
       "000000010100110011001000", -- or $3,$5,$3
20
       "001000001001100000000000", -- sw $6,0($2)
21
      "0001010010001000000000000", -- 1w $2,0($2)
```

Fig5\_assebly code of intruction 4 (sw \$6,0(\$2))

```
15
        CONSTANT imem:
      B rom:=rom' (
 16
 17
 18
         "000000000100111010101010111", -- add $5,$2,$7
         "000101010100110000000100", -- 1w $3,4($5)
 19
         "000000010100110011001000", -- or $3,$5,$3
 20
         "001000001001100000000000", -- sw $6,0($2)
 21
         "0001010010001000000000000", -- 1w $2,0($2)
         "001000010100110000000000", -- sw $3,0($5)
 23
 24
         -----end of program & reset for more inst 'meaningless inst'-----
         "001000100010010000000100",--sw 9,4(8)
 25
         "000000100000001001010111", -- add $9,$0,$8
 26
         "000000100101001010010111", -- add $10,$9,$4
 27
         "000000101010011001010111", -- add $9,$9,$10
 28
         "000000100000001001010111", -- add $9,$0,$8--dst=9
"00000000011011010010111", -- add $t2,$9,$1--dst=10
 29
 30
         "000101100010010000000011", -- lw 9,3(8)
 31
         "000000100101001010010111", -- add $10,$9,$4
 32
 33
         "000000000100001010010111", --add $t2,$0,$1--dst=10
         "0000001000000001011010111", --add $t3,$0,$t0--dst=11
 34
         "000000100000001100010111", --add $50,$0,$t0--dst=12
 35
         "000000100000001101010111" ,--add $s1,$0,$t0--dst=13
 36
                         Project : uu Now: 1,400 ps Delta: 3
827 ps to 1430 ps
```

Fig5\_assebly code of intruction 5 (sw \$3,0(\$5))

Fig6 .data memory content of instruction 5 (sw \$3,0(\$5)).

# 2- Conclusion

MIPS processor is widely used RISC processor in industry and research area. In this paper, we have successfully designed and synthesized a basic model of pipelined MIPS processor. The design has been modeled in VHDL and functional verification policies adopted for it. The simulation results show that maximum frequency of pipeline processor is increased from 100MHz to 200MHz.